## **AEC for Analog Hands-Free** Communication Data Sheet September 2010 Zarlink has introduced a new generation family of AEC (ZL38002 and ZL38004). Zarlink recommends these products for new designs. #### **Features** - Contains two echo cancellers: 112 ms acoustic echo canceller + 16 ms line echo canceller - Works with low cost voice codec. ITU-T G.711 or signed mag µ/A-Law, or linear 2's comp - Each port may operate in different format - Advanced NLP design full duplex speech with no switched loss on audio paths - Fast re-convergence time: tracks changing echo environment quickly - Adaptation algorithm converges even during Double-Talk - Designed for exceptional performance in high background noise environments - Provides protection against narrow-band signal divergence - Howling prevention stops uncontrolled oscillation in high loop gain conditions - Offset nulling of all PCM channels - Serial micro-controller interface #### Ordering Information ZL38001QDG1 48 Pin TQFP\* Trays, Bake & Drypack Tape & Reel, ZL38001DGF1 36 Pin SSOP\* Bake & Drypack 36 Pin SSOP\* ZL38001DGE1 Tubes, Bake & Drypack \*Pb Free Matte Tin -40°C to +85°C - ST-BUS, GCI, or variable-rate SSI PCM interfaces - User gain control provided for speaker path (-24 dB to +48 dB in 3 dB steps) - 18 dB gain at Sout to compensate for high ERL environments - AGC on speaker path - Handles up to 0 dB acoustic echo return loss - Transparent data transfer and mute options - 20 MHz master clock operation - Low power mode during PCM Bypass - Bootloadable for future factory software upgrades - 2.7 V to 3.6 V supply voltage; 5 V tolerant inputs Figure 1 - Functional Block Diagram ## **Applications** • Hands-free in automobile applications | | MT93L16 | ZL38001 | ZL38002 | ZL38003 | |----------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------| | Description | AEC for analog hands-<br>free communication | AEC for analog hands-<br>free communication | AEC with noise reduction for digital hands-free communication | AEC with noise reduction & codecs for digital hands-free communication | | Application | Analog Desktop phone<br>Analog Intercom | Analog Desktop phone<br>Analog Intercom | | | | Features | | | | | | AEC | 1 channel | 1 channel | 1 channel | 1 channel | | LEC | 1 channel | 1 channel | Custom Load | Custom Load | | Gains | User Gain | User Gain/18 dB<br>Gain on Sout | User Gain + System tuning gains | User Gain + System tuning gains | | Noise<br>Reduction | N | N | Y | Y | | Integrated<br>Codecs | N | N | N | dual channel | **Table 1 - Acoustic Echo Cancellation Family** Figure 2 - Pin Connections #### **Pin Description** | SSOP<br>Pin # | TQFP<br>Pin # | Name | Description | | |---------------|---------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | 43 | ENA1 | SSI Enable Strobe/ST-BUS & GCI Mode for Rin/Sout (Input). This pin has dual functions depending on whether SSI or ST-BUS/GCI is selected. For SSI, this strobe must be present for frame synchronization. This is an active high channel enable strobe, 8 or 16 data bits wide, enabling serial PCM data transfer for on Rin/Sout pins. Strobe period is 125 microseconds. For ST-BUS or GCI, this pin, in conjunction with the MD1 pin, selects the proper mode for Rin/Sout pins (see ST-BUS and GCI Operation description). | | | 2 | 45 | MD1 | ST-BUS & GCI Mode for Rin/Sout (Input). When in ST-BUS or GCI operation, this pin, in conjunction with the ENA1 pin, will select the proper mode for Rin/Sout pins (see ST-BUS and GCI Operation description). Connect this pin to Vss in SSI mode. | | | 3 | 46 | ENA2 | SSI Enable Strobe /ST-BUS & GCI Mode for Sin/Rout (Input). This pin has dual functions depending on whether SSI or ST-BUS/GCI is selected. For SSI, this is an active high channel enable strobe, 8 or 16 data bits wide, enabling serial PCM data transfer on Sin/Rout pins. Strobe period is 125 microseconds. For ST-BUS/GCI, this pin, in conjunction with the MD2 pin, selects the proper mode for Sin/Rout pins (see ST-BUS and GCI Operation description). | | | 4 | 47 | MD2 | ST-BUS & GCI Mode for Sin/Rout (Input). When in ST-BUS or GCI operation, this pin in conjunction with the ENA2 pin, selects the proper mode for Sin/Rout pins (see ST-BUS and GCI Operation description). Connect this pin to Vss in SSI mode. | | ## Pin Description (continued) | SSOP<br>Pin# | TQFP<br>Pin # | Name | Description | | |--------------|---------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 5 | 48 | Rin | Receive PCM Signal Input (Input). 128 kbps to 4096 kbps serial PCM input stream. Data may be in either companded or 2's complement linear format. This is the Receive Input channel from the line (or network) side. Data bits are clocked in following SSI, GCI or ST-BUS timing requirements. | | | 6 | 2 | Sin | Send PCM Signal Input (Input). 128 kbps to 4096 kbps serial PCM input stream. Data may be in either companded or 2's complement linear format. This is the Send Input channel (from the microphone). Data bits are clocked in following SSI, GCI or ST-BUS timing requirements. | | | 7 | 3 | IC | Internal Connection (Input). Must be tied to Vss. | | | 8 | 5 | MCLK | <b>Master Clock (Input).</b> Nominal 20 MHz Master Clock input (may be asynchronous relative to 8 KHz frame signal.) Tie together with MCLK2 (pin 33). | | | 9,10,11 | 6, 7, 8 | IC | Internal Connection (Input). Must be tied to Vss. | | | 12 | 9 | LAW | $A\sqrt{\mu}$ Law Select (Input). When low, selects $\mu$ -Law companded PCM. When high, selects A-Law companded PCM. This control is for both serial pcm ports. | | | 13 | 11 | FORMAT | ITU-T/Sign Mag (Input). When low, selects sign-magnitude PCM code. When high, selects ITU-T (G.711) PCM code. This control is for both serial pcm ports. | | | 14 | 13 | RESET | <b>Reset / Power-down (Input).</b> An active low resets the device and puts the ZL38001 into a low-power stand-by mode. | | | 17 | 16 | SCLK | Serial Port Synchronous Clock (Input). Data clock for the serial microport interface. | | | 18 | 17 | CS | Serial Port Chip Select (Input). Enables serial microport interface data transfers. Active low. | | | 19 | 19 | DATA2 | Serial Data Receive (Input). In Motorola/National serial microport operation, the DATA2 pin is used for receiving data. In Intel serial microport operation, the DATA2 pin is not used and must be tied to Vss or Vdd. | | | 20 | 21 | DATA1 | Serial Data Port (Bidirectional). In Motorola/National serial microport operation, the DATA1 pin is used for transmitting data. In Intel serial microport operation, the DATA1 pin is used for transmitting and receiving data. | | | 22 | 23 | VDD | Positive Power Supply (Input). Nominally 3.3 volts. | | | 23 | 24 | Sout | Send PCM Signal Output (Output). 128 kbps to 4096 kbps serial PCM output stream. Data may be in either companded or 2's complement linear PCM format. This is the Send Out signal after acoustic echo cancellation and non-linear processing. Data bits are clocked out following SSI, ST-BUS or GCI timing requirements. | | | 24 | 26 | Rout | Receive PCM Signal Output (Output). 128 kbps to 4096 kbps serial PCM output stream. Data may be in either companded or 2's complement linear PCM format. This is the Receive out signal after line echo cancellation nonlinear processing, AGC and gain control. Data bits are clocked out following SSI, ST-BUS or GCI timing requirements. | | ## Pin Description (continued) | SSOP<br>Pin# | TQFP<br>Pin # | Name | Description | | | |-------------------|--------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 25 | 27 | F0i | Frame Pulse (Input). In ST-BUS (or GCI) operation, this is an active-low or active-high) frame alignment pulse, respectively. SSI operation is enabled by connecting this pin to Vss. | | | | 26 | 29 | BCLK/C4i | it Clock/ST-BUS Clock (Input). In SSI operation, BCLK pin is a 128 kHz 4.096 MHz bit clock. This clock must be synchronous with ENA1 and NA2 enable strobes. ST-BUS or GCI operation, C4i pin must be connected to the 4.096 MHz (A) system clock. | | | | 27, 28 | 30, 31 | IC | nternal Connection (Input). Tie to Vss. | | | | 29 | 33 | VSS2 | Digital Ground (Input). Nominally 0 volts. | | | | 30 | 34 | VDD2 | <b>Positive Power Supply (Input).</b> Nominally 3.3 volts (tie together with VDD, pin 22). | | | | 31 | 35 | VSS | Digital Ground (Input). Nominally 0 volts (tie together with VSS2, pin 29). | | | | 33 | 38 | MCLK2 | Master Clock (Input). Nominal 20 MHz master clock (tie together with MCLK, pin 8). | | | | 34,35,36 | 39, 40, 41 | IC | nternal Connection (Input). Tie to Vss. | | | | 15, 16, 21,<br>32 | 1, 4, 10, 12,<br>14, 15, 18,<br>20, 22, 25,<br>28, 32, 36,<br>37, 42, 44 | NC | No Connect (Output). This pin should be left unconnected. | | | ## **Table of Contents** | 1.0 Changes Summary | | |----------------------------------------------|----| | 2.0 Functional Description | | | 2.1 Adaptation Speed Control | | | 2.2 Advanced Non-Linear Processor (ADV-NLP)1 | | | 2.3 Narrow Band Signal Detector (NBSD) | | | 2.4 Howling Detector (HWLD)1 | | | 2.5 Offset Null Filter | | | 2.6 Limiters | | | 2.7 User Gain | | | 2.8 AGC | | | 2.9 18 dB Gain Pad at Sout | | | 2.10 Mute Function | | | 2.11 Bypass Control | | | 2.12 Adaptation Enable/Disable | | | 2.13 ZL38001 Throughput Delay | | | 2.14 Power Down / Reset | | | 3.0 PCM Data I/O | | | 3.1 ST-BUS and GCI Operation | | | 3.2 SSI Operation | | | 3.3 PCM Law and Format Control (LAW, FORMAT) | | | 3.4 Linear PCM | | | 3.5 Bit Clock (BCLK/C4i) | | | 3.6 Master Clock (MCLK) | | | 4.0 Microport | | | 4.1 Bootload Process and Execution from RAM | | | 5 0 Register Summary | 30 | # **List of Figures** | Figure 1 - Functional Block Diagram | 1 | |----------------------------------------------------------------------------------|----| | Figure 2 - Pin Connections | 3 | | Figure 3 - ST-BUS and GCI 8-Bit Companded PCM I/O on Timeslot 0 (Mode 1) | 14 | | Figure 4 - ST-BUS and GCI 8-Bit Companded PCM I/O on Timeslot 2 (Mode 2) | 15 | | Figure 5 - ST-BUS and GCI 8-Bit Companded PCM I/O with D and C channels (Mode 3) | 16 | | Figure 6 - ST-BUS and GCI 16-Bit 2's Complement Linear PCM I/O (Mode 4) | 17 | | Figure 7 - SSI Operations | | | Figure 8 - Serial Microport Timing for Intel Mode 0 | 22 | | Figure 9 - Serial Microport Timing for Motorola Mode 00 or National Microwire | 23 | | Figure 10 - Master Clock - MCLK | 26 | | Figure 11 - GCI Data Port Timing | 27 | | Figure 12 - ST-BUS Data Port Timing | | | Figure 13 - SSI Data Port Timing | | | Figure 14 - INTEL Serial Microport Timing | | | Figure 15 - Motorola Serial Microport Timing | 29 | ## **List of Tables** | Table 1 - Acoustic Echo Cancellation Family | 2 | |--------------------------------------------------------------|------| | Table 2 - Quiet PCM Code Assignment | 12 | | Table 3 - ST-BUS & GCI Mode Select | . 17 | | Table 4 - SSI Enable Strobe Pins | 18 | | Table 5 - Companded PCM | . 19 | | Table 6 - Bootload RAM Control (BRC) Register States | 21 | | Table 7 - Reference Level Definition for Timing Measurements | 26 | Data Sheet # **List of Register Tables** | Register Table 1 - Main Control Register (MC) | 30 | |----------------------------------------------------------------------------------------------------|------| | Register Table 2 - Acoustic Echo Canceller Control Register (AEC) | 30 | | Register Table 3 - Line Echo Canceller Control Register (LEC) | 31 | | Register Table 4 - Acoustic Echo Canceller Status Register (ASR) (* Do not write to this register) | 32 | | Register Table 5 - Line Echo Canceller Status Register (LSR) (* Do not write to this register) | 33 | | Register Table 6 - Receive Gain Control Register | . 34 | | Register Table 7 - Double Talk Gain Control Register 1 (DTGCR1) | 35 | | Register Table 8 - Double Talk Gain Control Register 2 (DTGCR2) | 35 | | Register Table 9 - Double Talk detection Threshold Register (DTDT) | 36 | | Register Table 10 - Receive (Rin) Peak Detect Register 1 (RIPD1) | 36 | | Register Table 11 - Receive (Rin) Peak Detect Register 2 (RIPD2) | | | Register Table 12 - Receive (Rin) ERROR Peak Detect Register 1 (REPD1) | 37 | | Register Table 13 - Receive (Rin) ERROR Peak Detect Register 2 (REPD2) | 38 | | Register Table 14 - Receive (Rout) Peak Detect Register 1 (ROPD1) | 38 | | Register Table 15 - Receive (Rout) Peak Detect Register 2 (ROPD2) | | | Register Table 16 - Send (Sin) Peak Detect Register 1 (SIPD1) | | | Register Table 17 - Send (Sin) Peak Detect Register 2 (SIPD2) | | | Register Table 18 - Send ERROR Peak Detect Register 1 (SEPD1) | | | Register Table 19 - Send ERROR Peak Detect Register 2 (SEPD2) | | | Register Table 20 - Send (Sout) Peak Detect Register 1 (SOPD1) | | | Register Table 21 - Send (Sout) Peak Detect Register 2 (SOPD2) | | | Register Table 22 - Rout Limiter Register 1 (RL1) | | | Register Table 23 - Rout Limiter Register 2 (RL2) | | | Register Table 24 - Sout Limiter Register (SL) | | | Register Table 25 - Firmware Revision Code Register (FRC) | | | Register Table 26 - Bootload RAM Control Register (BRC) | | | Register Table 27 - Bootload RAM Signature Register (SIG) | 45 | ### 1.0 Changes Summary The following table captures the changes from the October 2006 issue. | Page | Item | Change | |------|--------------------------------------------------------------------------|-------------------------------------------------| | 1 | Ordering Information Box Removed the ZL38001QDC and ZL38001DGA packages. | | | 3 | "Pin Description" Table | Removed QSOP Pin Descriptions. | | 3 | "Pin Description" Table | Added SSOP Pin Descriptions. | | 46 | QSOP Package Outline | Removed mechanical drawing of the QSOP package. | | 46 | SSOP Package Outline | Added mechanical drawing of the SSOP package. | ### 2.0 Functional Description The ZL38001 device contains an acoustic echo cancellers, as well as the many control functions necessary to operate the echo canceller. The ZL38001 provides clear signal transmission in both audio path directions to ensure reliable voice communication, even with low level signals. The ZL38001 does not use variable attenuators during double-talk or single-talk periods of speech, as do many other acoustic echo cancellers for speakerphones. Instead, the ZL38001 provides high performance full-duplex operation similar to network echo cancellers, so that users experience clear speech and uninterrupted background signals during the conversation. This prevents subjective sound quality problems associated with "noise gating" or "noise contrasting". The ZL38001 uses an advanced adaptive filter algorithm that is double-talk stable, which means that convergence takes place even while both parties are talking<sup>1</sup>. This algorithm allows continual tracking of changes in the echo path, regardless of double-talk, as long as a reference signal is available for the echo canceller. The echo tail cancellation capability of the acoustic echo canceller has been sized appropriately (112 ms) to cancel echo in an average sized office with a reverberation time of less than 112 ms. In addition to the echo cancellers, the following functions are supported: - Control of adaptive filter convergence speed during periods of double-talk, far end single-talk and near-end echo path changes - Control of Non-Linear Processor thresholds for suppression of residual non-linear echo - Howling detector to identify when instability is starting to occur and to take action to prevent oscillation - Narrow-Band Detector for preventing adaptive filter divergence caused by narrow-band signals - Offset Nulling filters for removal of DC components in PCM channels - Limiters that introduce controlled saturation levels - Serial controller interface compatible with Motorola, National and Intel microcontrollers - PCM encoder/decoder compatible with μ/A-Law ITU-T G.711, μ/A-Law Sign-Mag or linear 2's complement coding - Automatic gain control on the receive speaker path #### 2.1 Adaptation Speed Control The adaptation speed of the acoustic echo canceller is designed to optimize the convergence speed versus divergence caused by interfering near-end signals. Adaptation speed algorithm takes into account many different | 4 | Dotoot | pending. | |---|--------|----------| | | | | | | | | \_ factors such as relative double-talk condition, far end signal power, echo path change and noise levels to achieve fast convergence. ### 2.2 Advanced Non-Linear Processor (ADV-NLP)<sup>1</sup> After echo cancellation, there is likely to be residual echo which needs to be removed so that it will not be audible. The ZL38001 uses an NLP to remove low level residual echo signals which are not comprised of background noise. The operation of the NLP depends upon a dynamic activation threshold, as well as a double-talk detector which disables the NLP during double-talk periods. The ZL38001 keeps the perceived noise level constant, without the need for any variable attenuators or gain switching that causes audible "noise gating". The noise level is constant and identical to the original background noise even when the NLP is activated. The NLP can be disabled by setting the NLP- bit to 1 in the AEC control registers. ## 2.3 Narrow Band Signal Detector (NBSD)<sup>1</sup> Single or multi-frequency tones (e.g., DTMF or signalling tones) present in the reference input of an echo canceller for a prolonged period of time may cause the adaptive filter to diverge. The Narrow Band Signal Detector (NBSD) is designed to prevent this divergence by detecting single or multi-tones of arbitrary frequency, phase, and amplitude. When narrow band signals are detected, the filter adaptation process is stopped but the echo canceller continues to cancel echo. The NBSD can be disabled by setting the NB- bit to 1 in the MC control registers. ### 2.4 Howling Detector (HWLD)<sup>1</sup> The Howling detector is part of an Anti-Howling control, designed to prevent oscillation as a result of positive feedback in the audio paths. The HWLD can be disabled by setting the AH- bit to 1 in the (MC) control register. #### 2.5 Offset Null Filter To ensure robust performance of the adaptive filters at all times, any DC offset that may be present on either the Rin signal or the Sin signal, is removed by highpass filters. These filters have a corner frequency placed at 40 Hz. The offset null filters can be disabled by setting the HPF- bit to 1 in the AEC control registers. #### 2.6 Limiters To prevent clipping in the echo paths, two limiters with variable thresholds are provided at the outputs. The Rout limiter threshold is in Rout Limiter Register 1 and 2. The Sout limiter threshold is in Sout Limiter Register. Both output limiters are always enabled. #### 2.7 User Gain The user gain function provides the ability for users to adjust the audio gain in the receive path (speaker path). This gain is adjustable from -24 dB to +48 dB in 3 dB steps. It is important to use ONLY this user gain function to adjust the speaker volume. The user gain function in the ZL38001 is optimally placed between the two echo cancellers such that no reconvergence is necessary after gain changes. | TI | | I | | 41 1- | D : | O - ! | O + I | Register. | |------|------------|--------|--------|---------|----------|-------|---------|-------------| | Ind | nain can | ne acc | nassar | through | RACAIVA | (-ain | COntrol | RAMISTAL | | 1110 | gairi cari | | JUSSUU | unougn | INCOCIVO | Oani | COLLIG | i togistoi. | | | | | | | | | | | 1. Patent Pending #### 2.8 AGC The AGC function is provided to limit the volume in the speaker path. The gain of the speaker path is automatically reduced during the following conditions: - When clipping of the receive signal occurs - · When initial convergence of the acoustic echo canceller detects unusually large echo return - When howling is detected - The AGC can be disabled by setting the AGC- bit to 1 in MC control register #### 2.9 18 dB Gain Pad at Sout The purpose of the 18 dB gain pad is to improve the subjective quality in low ERL environments. The ZL38001 can cancel echo with a ERL as low as 0 dB (attenuation from Rout to Sin). In many hand free applications, the ERL can be low (or negative). This is due to both speaker and microphone gain setting. The speaker gain has to be set high enough for the speaker to be heard properly and the microphone gain needs to be set high enough to ensure sufficient signal is sent to the far end. If the ERL (Acoustic Attenuation - speaker gain - microphone gain) is greater than 0 dB, then the echo canceller cannot cancel echo. To overcome this limitation, the ZL38001 has a 18 dB gain pad at Sout. The microphone gain can be reduced by 18 dB to allow either the speaker gain and/or the acoustic coupling to be increased by a total of 18 dB allowing more flexibility in the design. #### 2.10 Mute Function A pcm mute function is provided for independent control of the Receive and Send audio paths. Setting the MUTE\_R or MUTE\_S bit in the MC register, causes quiet code to be transmitted on the Rout or Sout paths respectively. Quiet code is defined according to the following table. | | LINEAR | SIGN/ | CCITT (G.711) | | | |--------------|----------------|-----------|---------------|-------|--| | | 16 bits | MAGNITUDE | μ-Law | A-Law | | | | 2's complement | μ-Law | | | | | | | A-Law | | | | | +Zero | 0000h | 80h | FFh | D5h | | | (quiet code) | | | | | | **Table 2 - Quiet PCM Code Assignment** #### 2.11 Bypass Control A PCM bypass function is provided to allow transparent transmission of pcm data through the ZL38001. When the bypass function is active, pcm data passes transparently from Rin to Rout and from Sin to Sout, with bit-wise integrity preserved. When the Bypass function is selected, most internal functions are powered down to provide low power consumption. The BYPASS control bit is located in the main control MC register. #### 2.12 Adaptation Enable/Disable Adaptation control bits are located in the AEC and LEC control registers. When the ADAPT- bit is set to 1, the adaptive filter is frozen at the current state. In this state, the device continues to cancel echo with the current echo model. When the ADAPT- bit is set to 0, the adaptive filter is continually updated. This allows the echo canceller to adapt and track changes in the echo path. This is the normal operating state. #### 2.13 ZL38001 Throughput Delay In all modes, voice channels always have 2 frames of delay. In ST-BUS/GCI operation, the D and C channels have a delay of one frame. #### 2.14 Power Down / Reset Holding the RESET pin at logic low will keep the ZL38001 device in a power-down state. In this state all internal clocks are halted, and the DATA1, Sout and Rout pins are tristated. The user should hold the RESET pin low for at least 200 msec following power-up. This will insure that the device powers up in a proper state. Following any return of RESET to logic high, the user must wait for 8 complete 8 KHz frames prior to writing to the device registers. During this time, the initialization routines will execute and set the ZL38001 to default operation (program execution from ROM using default register values). #### 3.0 PCM Data I/O The PCM data transfer for the ZL38001 is provided through two PCM ports. One port consists of Rin and Sout pins while the second port consists of Sin and Rout pins. The data are transferred through these ports according to either ST-BUS, GCI or SSI conventions and the device automatically detects the correct convention. The device determines the convention by monitoring the signal applied to the F0i pin. When a valid ST-BUS (active low) frame pulse is applied to the F0i pin, the ZL38001 will assume ST-BUS operation. When a valid GCI (active high) frame pulse is applied to the F0i pin, the device will assume GCI operation. If F0i is tied continuously to Vss, the device will assume SSI operation. Figures 11 to 13 show timing diagrams of these 3 PCM-interface operation conventions. #### 3.1 ST-BUS and GCI Operation The ST-BUS PCM interface conforms to Zarlink's ST-BUS standard with an active-low frame pulse. Input data is clocked in by the rising edge of the bit clock (C4i) three-quarters of the way into the bitcell and output data bit boundaries (Rout, Sout) occur every second falling edge of the bit clock (see Figure 11.) The GCI PCM interface corresponds to the GCI standard commonly used in Europe with an active-high frame pulse. Input data is clocked in by the falling edge of the bit clock (C4i) three-quarters of the way into the bitcell and output data bit boundaries (Rout, Sout) occur every second rising edge of the bit clock (see Figure 12.) Either of these interfaces (STBUS or GCI) can be used to transport 8 bit companded PCM data (using one timeslot) or 16 bit 2's complement linear PCM data (using two timeslots). The MD1/ENA1 pins select the timeslot on the Rin/Sout port while the MD2/ENA2 pin selects the timeslot on the Sin/Rout port, as in Table 3. Figures 3 to 6 illustrate the timeslot allocation for each of these four modes. Figure 3 - ST-BUS and GCI 8-Bit Companded PCM I/O on Timeslot 0 (Mode 1) Figure 4 - ST-BUS and GCI 8-Bit Companded PCM I/O on Timeslot 2 (Mode 2) Figure 5 - ST-BUS and GCI 8-Bit Companded PCM I/O with D and C channels (Mode 3) Figure 6 - ST-BUS and GCI 16-Bit 2's Complement Linear PCM I/O (Mode 4) | POI<br>Rin/s | RT1<br>Sout | ST-BUS/GCI Mode<br>Selection | POI<br>Sin/I | | |--------------|-------------|--------------------------------------------------------------------------------------------------|--------------|--------| | Enable | e Pins | | Enable | e Pins | | MD1 | ENA1 | | MD2 | ENA2 | | 0 | 0 | Mode 1. 8 bit companded PCM I/O on timeslot 0 | 0 | 0 | | 0 | 1 | Mode 2. 8 bit companded PCM I/O on timeslot 2. | 0 | 1 | | 1 | 0 | Mode 3. 8 bit companded PCM I/O on timeslot 2. Includes D & C channel bypass in timeslots 0 & 1. | 1 | 0 | | 1 | 1 | Mode 4. 16-bit 2's complement linear PCM I/O on timeslots 0 & 1. | 1 | 1 | Table 3 - ST-BUS & GCI Mode Select #### 3.2 SSI Operation The SSI PCM interface consists of data input pins (Rin, Sin), data output pins (Sout, Rout), a variable rate bit clock (BCLK), and two enable pins (ENA1, ENA2) to provide strobes for data transfers. The active high enable may be either 8 or 16 BCLK cycles in duration. Automatic detection of the data type (8 bit companded or 16-bit 2's complement linear) is accomplished internally. The data type cannot change dynamically from one frame to the next. In SSI operation, the frame boundary is determined by the rising edge of the ENA1 enable strobe (see Figure 7). The other enable strobe (ENA2) is used for parsing input/output data and it must pulse within 125 microseconds of the rising edge of ENA1. In SSI operation, the enable strobes may be a mixed combination of 8 or 16 BCLK cycles allowing the flexibility to mix 2's complement linear data on one port (e.g., Rin/Sout) with companded data on the other port (e.g., Sin/Rout). | Enable Strobe Pin | Designated PCM I/O Port | |-------------------|----------------------------------| | ENA1 | Line Side Echo Path (PORT 1) | | ENA2 | Acoustic Side Echo Path (PORT 2) | Table 4 - SSI Enable Strobe Pins #### 3.3 PCM Law and Format Control (LAW, FORMAT) The PCM companding/coding law used by the ZL38001 is controlled through the LAW and FORMAT pins. ITU-T G.711 companding curves for $\mu$ -Law and A-Law are selected by the LAW pin. PCM coding ITU-T G.711 and Sign-Magnitude are selected by the FORMAT pin. See Table 5. Figure 7 - SSI Operations | | Sign-Magnitude | ITU-T (G.711) | | | | |--------------|----------------|---------------|-----------|--|--| | PCM Code | FORMAT=0 | FORMAT=1 | | | | | 1 GW Gode | μ/A-LAW | μ-LAW | A-LAW | | | | | LAW = 0 or 1 | LAW = 0 | LAW =1 | | | | + Full Scale | 1111 1111 | 1000 0000 | 1010 1010 | | | | + Zero | 1000 0000 | 1111 1111 | 1101 0101 | | | | - Zero | 0000 0000 | 0111 1111 | 0101 0101 | | | | - Full Scale | 0111 1111 | 0000 0000 | 0010 1010 | | | Table 5 - Companded PCM #### 3.4 Linear PCM The 16-bit 2's complement PCM linear coding permits a dynamic range beyond that which is specified in ITU-T G.711 for companded PCM. The echo-cancellation algorithm will accept 16-bits 2's complement linear code which gives a maximum signal level of +15 dBm0. ### 3.5 Bit Clock (BCLK/C4i) The BCLK/ $\overline{\text{C4i}}$ pin is used to clock the PCM data for GCI and ST-BUS ( $\overline{\text{C4i}}$ ) interfaces, as well as for the SSI (BCLK) interface. In SSI operation, the bit rate is determined by the BCLK frequency. This input must contain either eight or sixteen clock cycles within the valid enable strobe window. BCLK may be any rate between 128 KHz to 4.096 MHz and can be discontinuous outside of the enable strobe windows defined by ENA1, ENA2 pins. Incoming PCM data (Rin, Sin) are sampled on the falling edge of BCLK while outgoing PCM data (Sout, Rout) are clocked out on the rising edge of BCLK. See Figure 13. In ST-BUS and GCI operation, connect the system C4 (4.096 MHz) clock to the C4i pin. #### 3.6 Master Clock (MCLK) A nominal 20 MHz, continuously-running master clock (MCLK) is required. MCLK may be asynchronous with the 8 KHz frame. ## 4.0 Microport The serial microport provides access to all ZL38001 internal read and write registers, plus write-only access to the bootloadable program RAM (see next section for bootload description.) This microport is compatible with Intel MCS-51 (mode 0), Motorola SPI (CPOL=0, CPHA=0) and National Semiconductor Microwire specifications. The microport consists of a transmit/receive data pin (DATA1), a receive data pin (DATA2), a chip select pin ( $\overline{\text{CS}}$ ) and a synchronous data clock pin (SCLK). The ZL38001 automatically adjusts its internal timing and pin configuration to conform to Intel or Motorola/National requirements. The microport dynamically senses the state of the SCLK pin each time $\overline{CS}$ pin becomes active (i.e., high to low transition). If SCLK pin is high during $\overline{CS}$ activation, then Intel mode 0 timing is assumed. In this case DATA1 pin is defined as a bi-directional (transmit/receive) serial port and DATA2 is internally disconnected. If SCLK is low during $\overline{CS}$ activation, then Motorola/National timing is assumed and DATA1 is defined as the data transmit pin while DATA2 becomes the data receive pin. The ZL38001 supports Motorola half-duplex processor mode (CPOL=0 and CPHA=0). This means that during a write to the ZL38001, by the Motorola processor, output data from the DATA1 pin must be ignored. This also means that input data on the DATA2 pin is ignored by the ZL38001 during a valid read by the Motorola processor. All data transfers through the microport are two bytes long. This requires the transmission of a Command/Address byte followed by the data byte to be written to or read from the addressed register. CS must remain low for the duration of this two-byte transfer. As shown in Figures 8 and 9, the falling edge of CS indicates to the ZL38001 that a microport transfer is about to begin. The first 8 clock cycles of SCLK after the falling edge of CS are always used to receive the Command/Address byte from the microcontroller. The Command/Address byte contains information detailing whether the second byte transfer will be a read or a write operation and at what address. The next 8 clock cycles are used to transfer the data byte between the ZL38001 and the microcontroller. At the end of the two-byte transfer, CS is brought high again to terminate the session. The rising edge of CS will tri-state the DATA1 pin. The DATA1 pin will remain tri-stated as long as CS is high. Intel processors utilize Least Significant Bit (LSB) first transmission while Motorola/National processors use Most Significant Bit (MSB) first transmission. The ZL38001 microport automatically accommodates these two schemes for normal data bytes. However, to ensure timely decoding of the R/W and address information, the Command/Address byte is defined differently for Intel and Motorola/National operations. Refer to the relative timing diagrams of Figure 8 and Figure 9. Receive data bits are sampled on the rising edge of SCLK while transmit data is clocked out on the falling edge of SCLK. Detailed microport timing is shown in Figure 14 and Figure 15. #### 4.1 Bootload Process and Execution from RAM A bootloadable program RAM (BRAM) is available on the ZL38001 to support factory-issued software upgrades to the built-in algorithm. To make use of this bootload feature, users must include 4096 X 8 bits of memory in their microcontroller system (i.e., external to the ZL38001), from which the ZL38001 can be bootloaded. Registers and program data are loaded into the ZL38001 in the same fashion via the serial microport. Both employ the same command / address / data byte specification described in the previous section on serial microport. Either intel or motorola mode may be transparently used for bootloading. There are also two registers relevant to bootloading (BRC=control and SIG=signature, see Register Summary). The effect of these register values on device operation is summarized in Table 6. Bootload mode is entered and exited by writing to the bootload bit in the Bootload RAM Control (BRC) register at address 3fh (see Register Summary). During bootload mode, any serial microport "write" (R/W command bit =0) to an address other than that of the BRC register will contribute to filling the program BRAM. Call these transactions "BRAM-fill" writes. Although a command/address byte must still precede each data byte (as described for the serial microport), the values of the address fields for these "BRAM-fill" writes are ignored (except for the value 3fh, which designates the BRC register.) Instead, addresses are internally generated by the ZL38001 for each "BRAM-fill" write. Address generation for "BRAM-fill" writes resumes where it left off following any read transaction while bootload mode is enabled. The first 4096 such "BRAM-fill" writes while bootload is enabled will load the memory, but further ones after that are ignored. Following the write of the first 4096 bytes, the program BRAM will be filled. Before bootload *mode is disabled*, it is recommended that users then read back the value from the signature register (SIG) and compare it to the one supplied by the factory along with the code. Equality verifies that the correct data has been loaded. The signature calculation uses an 8-bit MISR which only incorporates input from "BRAM-fill" writes. Resetting the bootload bit (C2) in the BRC register to 0 (see Register Summary) exits bootload mode, resetting the signature (SIG) register and internal address generator for the next bootload. A hardware reset (RESET=0) similarly returns the ZL38001 to the ready state for the start of a bootload. | | FU | NCTIONAL DESCRIPTION | ON FOR USING THE BOOTABLE RAM | |------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | | | BOOTLOAD MODE | - Microport Access is to bootload RAM (BRAM) | | | R/W | Address | Data | | BRC Register | W | 3fh<br>(= 1 1 1 1 1 b) | Writes "data" to BRC reg Bootload frozen; BRAM contents are NOT affected. | | Bits | W | other than 3fh | Writes "data" to next byte in BRAM (bootloading.) | | $C_3C_2C_1C_0$ | R | 1x xxxxb | Reads back "data" = BRC reg value Bootload frozen; BRAM contents are NOT affected. | | X 1 0 0 | R | Reads back "data" = SIG reg value Bootload frozen; BRAM contents are NOT affected. | | | | N | ON-BOOTLOAD MODE | - Microport Access is to device registers (DREGs) | | BRC Register | R/W | Address | Data | | Bits $C_3C_2C_1C_0$ | W | any<br>(= a <sub>5</sub> a <sub>4</sub> a <sub>3</sub> a <sub>2</sub> a <sub>1</sub> a <sub>0</sub> b) | Writes "data" to corresponding DREG. | | X 0 0 0 | R | any<br>(= a <sub>5</sub> a <sub>4</sub> a <sub>3</sub> a <sub>2</sub> a <sub>1</sub> a <sub>0</sub> b) | Reads back "data" = corresponding DREG value. | | | | PROGRAM | I EXECUTION MODES | | C <sub>3</sub> C <sub>2</sub> C <sub>1</sub> C <sub>0</sub><br>0 0 0 0 | | - BRAM add | ogram in ROM, bootload mode disabled. Iress counter reset to initial (ready) state. reg reseeded to initial (ready) state | | C <sub>3</sub> C <sub>2</sub> C <sub>1</sub> C <sub>0</sub><br>0 1 0 0 | | - BRAM address coul | gram in ROM, while bootloading the RAM. Inter increments on microport writes (except to 3fh) Ites signature on microport writes (except to 3fh) | | C <sub>3</sub> C <sub>2</sub> C <sub>1</sub> C <sub>0</sub><br>1 0 0 0 | | - BRAM add | ogram in RAM, bootload mode disabled. Iress counter reset to initial (ready) state. reg reseeded to initial (ready) state | | C <sub>3</sub> C <sub>2</sub> C <sub>1</sub> C <sub>0</sub><br>1 1 0 0 | | (Execute pro | - NOT RECOMMENDED -<br>gram in RAM, while bootloading the RAM) | Once the program has been loaded, to begin execution from RAM, bootload mode must be disabled (BOOT bit, $\mathbf{C_2}$ =0) and execution from RAM enabled (RAM\_ROMb bit, $\mathbf{C_3}$ =1) by setting the appropriate bits in the BRC register. During the bootload process, however, ROM program execution (RAM\_ROMb bit, $\mathbf{C_3}$ =0) should be selected. See Table 6 for the effect of the BRC register settings on Microport accesses and on program execution. Following program loading and enabling of execution from RAM, it is recommended that users set the software reset bit in the Main Control (MC) register, to ensure that the device updates the default register values to those of the new program in RAM. Note: it is important to use a software reset rather than a hardware (RESET=0) reset, as the latter will return the device to its default settings (which includes execution from program ROM instead of RAM.) To verify which code revision is currently running, users can access the Firmware Revision Code (FRC) register (see Register Summary). This register reflects the identity code (revision number) of the last program to run register initialization (which follows a software or hardware reset.) Figure 8 - Serial Microport Timing for Intel Mode 0 Figure 9 - Serial Microport Timing for Motorola Mode 00 or National Microwire ### **Absolute Maximum Ratings\*** | | Parameter | Symbol | Min. | Max. | Units | |---|---------------------------------------|---------------------|----------------------|----------|-------| | 1 | Supply Voltage | $V_{DD}$ - $V_{SS}$ | -0.5 | 5.0 | V | | 2 | Input Voltage | V <sub>i</sub> | V <sub>SS</sub> -0.3 | 5.5 | V | | 3 | Output Voltage Swing | V <sub>o</sub> | V <sub>SS</sub> -0.3 | 5.5 | V | | 4 | Continuous Current on any digital pin | I <sub>i/o</sub> | | ±20 | mA | | 5 | Storage Temperature | T <sub>ST</sub> | -65 | 150 | °C | | 6 | Package Power Dissipation | $P_{D}$ | | 90 (typ) | mW | Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. ## $\textbf{Recommended Operating Conditions} \text{ - Voltages are with respect to ground ($V_{SS}$) unless otherwise stated.}$ | | Characteristics | Sym. | Min. | Тур. | Max. | Units | Test Conditions | |---|-----------------------|----------------|----------|------|----------|-------|-----------------| | 1 | Supply Voltage | $V_{DD}$ | 2.7 | 3.3 | 3.6 | V | | | 2 | Input High Voltage | | 1.4 | | $V_{DD}$ | V | | | 3 | Input Low Voltage | | $V_{SS}$ | | 0.4 | V | | | 4 | Operating Temperature | T <sub>A</sub> | -40 | | +85 | °C | | #### **Echo Return Limits** | | Characteristics | Min. | Тур. | Max. | Units | Test Conditions | |---|----------------------|------|------|------|-------|---------------------------| | 1 | Acoustic Echo Return | | | 0 | dB | Measured from Rout -> Sin | | 2 | Line Echo Return | | | 0 | dB | Measured from Sout -> Rin | ## **DC Electrical Characteristics\***- Voltages are with respect to ground (V<sub>SS</sub>) unless otherwise stated. | | Characteristics | Sym. | Min. | Typ.‡ | Max. | Units | Conditions/Notes | |---|---------------------------|----------------------------------|--------------------|-------|--------------------|-------|-----------------------------| | | Standby Supply Current: | I <sub>CC</sub> | | 3 | 70 | μΑ | RESET = 0 | | 1 | Operating Supply Current: | I <sub>DD</sub> | | 20 | | mA | RESET = 1, clocks active | | 2 | Input HIGH voltage | V <sub>IH</sub> | 0.7V <sub>DD</sub> | | | V | | | 3 | Input LOW voltage | V <sub>IL</sub> | | | 0.3V <sub>DD</sub> | V | | | 4 | Input leakage current | I <sub>IH</sub> /I <sub>IL</sub> | | 0.1 | 10 | μΑ | $V_{IN}=V_{SS}$ to $V_{DD}$ | | 5 | High level output voltage | V <sub>OH</sub> | 0.8V <sub>DD</sub> | | | V | I <sub>OH</sub> =2.5 mA | | 6 | Low level output voltage | V <sub>OL</sub> | | | 0.4V <sub>DD</sub> | V | I <sub>OL</sub> =5.0 mA | | 7 | High impedance leakage | I <sub>OZ</sub> | | 1 | 10 | μΑ | $V_{IN}=V_{SS}$ to $V_{DD}$ | | 8 | Output capacitance | Co | | 10 | | pF | | | 9 | Input capacitance | Ci | | 8 | | pF | | <sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. \*DC Electrical Characteristics are over recommended temperature and supply voltage. ## AC Electrical Characteristics<sup>†</sup> - Serial Data Interfaces - Voltages are with respect to ground (V<sub>SS</sub>) unless otherwise stated. | | Characteristics | Sym. | Min. | Тур. | Max. | Units | Test Notes | |----|---------------------------------------------|---------------------------------------|-------|------|-------------------------|-------|-------------------------| | 1 | MCLK Frequency | f <sub>CLK</sub> | 19.15 | | 20.5 | MHz | | | 2 | BCLK/C4i Clock High | t <sub>BCH,</sub><br>t <sub>C4H</sub> | 90 | | | ns | | | 3 | BCLK/C4i Clock Low | t <sub>BLL,</sub><br>t <sub>C4L</sub> | 90 | | | ns | | | 4 | BCLK/C4i Period | t <sub>BCP</sub> | 240 | | 7900 | ns | | | 5 | SSI Enable Strobe to Data Delay (first bit) | t <sub>SD</sub> | 80 | | | ns | C <sub>L</sub> = 150 pF | | 6 | SSI Data Output Delay (excluding first bit) | t <sub>DD</sub> | 80 | | | ns | C <sub>L</sub> = 150 pF | | 7 | SSI Output Active to High Impedance | t <sub>AHZ</sub> | 80 | | | ns | C <sub>L</sub> = 150 pF | | 8 | SSI Enable Strobe Signal Setup | t <sub>SSS</sub> | 10 | | t <sub>BCP</sub><br>-15 | ns | | | 9 | SSI Enable Strobe Signal Hold | t <sub>SSH</sub> | 15 | | t <sub>BCP</sub><br>-10 | ns | | | 10 | SSI Data Input Setup | t <sub>DIS</sub> | 10 | | | ns | | | 11 | SSI Data Input Hold | t <sub>DIH</sub> | 15 | | | ns | | | 12 | ST-BUS/GCI F0i Setup | t <sub>F0iS</sub> | 20 | | 150 | ns | | | 13 | ST-BUS/GCI F0i Hold | t <sub>F0iH</sub> | 20 | | 150 | ns | | | 14 | ST-BUS/GCI Data Output delay | t <sub>DSD</sub> | 80 | | | ns | C <sub>L</sub> = 150 pF | | 15 | ST-BUS/GCI Output Active to High Impedance | t <sub>ASHZ</sub> | 80 | | | ns | C <sub>L</sub> = 150 pF | | 16 | ST-BUS/GCI Data Input Hold time | t <sub>DSH</sub> | 20 | | | ns | | | 17 | ST-BUS/GCI Data Input Setup time | t <sub>DSS</sub> | 20 | | | ns | | <sup>†</sup> Timing is over recommended temperature and power supply voltages. ## AC Electrical Characteristics<sup>†</sup> - Microport Timing | | Characteristics | Sym. | Min. | Тур. | Max. | Units | Test Notes | |----|-----------------------------|-------------------|------|------|------|-------|-------------------------| | 1 | Input Data Setup | t <sub>IDS</sub> | 30 | | | ns | | | 2 | Input Data Hold | t <sub>IDH</sub> | 30 | | | ns | | | 3 | Output Data Delay | t <sub>ODD</sub> | 100 | | | ns | C <sub>L</sub> = 150 pF | | 4 | Serial Clock Period | t <sub>SCP</sub> | 500 | | | ns | | | 5 | SCLK Pulse Width High | t <sub>SCH</sub> | 250 | | | ns | | | 6 | SCLK Pulse Width Low | t <sub>SCL</sub> | 250 | | | ns | | | 7 | CS Setup-Intel | t <sub>CSSI</sub> | 200 | | | ns | | | 8 | CS Setup-Motorola | t <sub>CSSM</sub> | 100 | | | ns | | | 9 | CS Hold | t <sub>CSH</sub> | 100 | | | ns | | | 10 | CS to Output High Impedance | t <sub>OHZ</sub> | 100 | | | ns | C <sub>L</sub> = 150 pF | <sup>†</sup> Timing is over recommended temperature range and recommended power supply voltages. | Characteristic | Symbol | CMOS Level | Units | |----------------------------------|-----------------|---------------------|-------| | CMOS reference level | V <sub>CT</sub> | 0.5*V <sub>DD</sub> | V | | Input HIGH level | V <sub>H</sub> | 0.9*V <sub>DD</sub> | V | | Input LOW level | V <sub>L</sub> | 0.1*V <sub>DD</sub> | V | | Rise/Fall HIGH measurement point | $V_{HM}$ | 0.7*V <sub>DD</sub> | V | | Rise/Fall LOW measurement point | $V_{LM}$ | 0.3*V <sub>DD</sub> | V | **Table 7 - Reference Level Definition for Timing Measurements** Figure 10 - Master Clock - MCLK Figure 11 - GCI Data Port Timing Figure 12 - ST-BUS Data Port Timing Figure 13 - SSI Data Port Timing Figure 14 - INTEL Serial Microport Timing Figure 15 - Motorola Serial Microport Timing ### 5.0 Register Summary External Read/Write Address: 00<sub>H</sub> Reset Value: 00<sub>H</sub> 7 6 5 3 2 0 1 LIMIT MUTE\_R MUTE S **BYPASS** NB-AGC-AH-RESET Bit Name Description 7 LIMIT When high, the 2-bit shift mode is enabled in conjunction with bit 7 of LEC register and when low 2-bit shift mode is disabled. Default limit for Rin and Sin is 3.14 dBm0. 6 MUTE R When high, the Rin path is muted to quite code (after the NLP) and when low the Rin path is not muted. 5 MUTE\_S When high, the Sin path is muted to quite code (after the NLP) and when low the Sin path is not muted. When high, the Send and Receive paths are transparently by-passed from 4 **BYPASS** input to output and when low the Send and Receive paths are not bypassed. NB-When high, Narrowband signal detectors in Rin and Sin paths are disabled 3 and when low the signal detectors are enabled. AGC-When high, AGC is disabled and when low AGC is enabled. 2 1 AH-When high, the Howling detector is disabled and when low the Howling detector is enabled. 0 **RESET** When high, the power initialization routine is executed presetting all registers Register Table 1 - Main Control Register (MC) This bit automatically clears itself to '0' when reset is complete. to default values. | | • • | | | | | | | |-----|------|------|---------------------------------|----------------------------------|----------------|------------------|--------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P- | ASC- | NLP- | INJ- | HPF- | HCLR | ADAPT- | ECBY | | Bit | Name | | | De | escription | | | | 7 | P- | | | nential weight<br>w the weightin | | or the adaptive | e filter is | | 6 | ASC- | | gh, the Internotation speed | | speed contro | ol is disabled a | and when lo | | 5 | NLP- | | gh, the Non L<br>v the NLP is e | | sor is disable | d in the Sin/So | out path and | Register Table 2 - Acoustic Echo Canceller Control Register (AEC) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|----------------|---------------|------------|--|--|--| | P- | ASC- | NLP- | INJ- | HPF- | HCLR | ADAPT- | ECBY | | | | | Bit | Name | Description | | | | | | | | | | 4 | INJ- | When high, the Noise filtering process is disabled in the NLP and when low the Noise filtering process is enabled. | | | | | | | | | | 3 | HPF- | When high, Offset nulling filter is bypassed in the Sin/Sout path and when lot the Offset nulling filter in not bypassed. | | | | | | | | | | 2 | HCLR | | When high, Adaptive filter coefficients are cleared and when low the filter coefficients are not cleared | | | | | | | | | 1 | ADAPT- | | | | ptation is dis | abled and who | en low the | | | | | 0 | ECBY | adaptation is enabled. When high, the Echo estimate from the filter is not subtracted from the inpu (Sin), when low the estimate is subtracted. | | | | | | | | | Register Table 2 - Acoustic Echo Canceller Control Register (AEC) (continued) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------------------------|---------------|----------------|---------------|--|--| | SHFT | ASC- | NLP- | INJ- | HPF- | HCLR | ADAPT- | ECBY | | | | Bit | Name | | | De | escription | | | | | | 7 | SHFT | When high the 16-bit linear mode, inputs Sin, Rin, are shift right by 2 and outputs Sout, Rout are shift left by 2. This bit is ignored when 16-bit linear mode is not selected in both ports. This bit is also ignored if bit 7 of MC register is set to zero. | | | | | | | | | 6 | ASC- | When high, the Internal Adaptation speed control is disabled and when low the Adaptation speed is enabled. | | | | | | | | | 5 | NLP- | When high, the Non Linear Processor is disabled in the Rin/Rout path and when low the NLP is enabled. | | | | | | | | | 4 | INJ- | When high, the Noise filtering process is disabled in the NLP and when low the Noise filtering process is enabled. | | | | | | | | | 3 | HPF- | | | lling filter is by<br>r in not bypas | | e Rin/Rout pat | h and when | | | | 2 | HCLR | | gh, Adaptive | | nts are clear | ed and when l | ow the filter | | | Register Table 3 - Line Echo Canceller Control Register (LEC) | | Read/Write Addre<br>alue: 00 <sub>H</sub> | ss: 01 <sub>H</sub> | | | | | | | | | |-----|-------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------|--------------|------------|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | SHF | ASC- | NLP- | INJ- | HPF- | HCLR | ADAPT- | ECBY | | | | | Bit | Name | | Description | | | | | | | | | 1 | ADAPT- | | • | canceller ada<br>I. | ptation is dis | abled and wh | en low the | | | | | 0 | ECBY | | adaptation is enabled. When high, the Echo estimate from the filter is not substracted from the input (Rin), when low the estimate is substracted. | | | | | | | | Register Table 3 - Line Echo Canceller Control Register (LEC) (continued) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-----|--------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------|-------------|-----|--|--|--| | - | ACMUND | HWLNG | - | NLPDC | DT | NB | NBS | | | | | Bit | Name | | | Des | scription | | | | | | | 7 | - | RESERV | RESERVED. | | | | | | | | | 6 | ACMUND | When low | When low, No active signal in the Rin/Rout path. | | | | | | | | | 5 | HWLNG | When hig detected. | When high, Howling is occurring in the loop and when low, no Howling is detected. | | | | | | | | | 4 | - | RESERV | ED. | | | | | | | | | 3 | NLPDC | When hig | When high, the NLP is activated and when low the NLP is not activated. | | | | | | | | | 2 | DT | When hig detected. | When high the Double Talk is detected and when low, the Double talk is not detected. | | | | | | | | | 1 | NB | LOGICAL | OR of the | status bit NBS - | + NBR from | LSR Registe | r. | | | | | 0 | NBS | | LOGICAL OR of the status bit NBS + NBR from LSR Register. When high, the Narrowband signal has been detected in the Sin/Sout path and when low, the Narrowband signal has not been detected in the Sin/Sout path | | | | | | | | Register Table 4 - Acoustic Echo Canceller Status Register (ASR) (\* Do not write to this register) | | Read Address: 02<br>alue: 00 <sub>H</sub> | Н | | | | | | | |-----|-------------------------------------------|------------------------|--------------|----------------|-----------------|----------------|----------------|-----| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | ] | | Bit | Name | | | De | scription | | | | | 7 | - | RESERVI | ED. | | | | | | | 6 | - | | | | | | | | | 5 | - | | | | | | | | | 4 | - | | | | | | | | | 3 | NLPC | When hig | h, NLP is ac | tivated and w | hen low NLP | is not activat | ed. | | | 2 | DT | When hig | h, double-ta | lk is detected | and when lov | v double-talk | is not detecte | ed. | | 1 | NB | This bit in Register). | | OGICAL-OR o | f Status bits N | NBR + NBS (1 | from ASR | | | 0 | NBR | When hig | h, a narrowb | and signal ha | s been detect | ted in the Rec | eive (Rin) pa | th. | Register Table 5 - Line Echo Canceller Status Register (LSR) (\* Do not write to this register) When low no narrowband signal is not detected in the Rin path. | _ | | _ | | | | _ | | | | | |-----|----------|--------|-----------------------|------------------------------|----------|--------------|---------|----|--|--| | 7 | 6 | 5 | 4 | 3 | | 2 | 1 | 0 | | | | - | - | - | G4 | G3 | | G2 | G1 | G0 | | | | Bit | Name | | Description | | | | | | | | | 7 | Reserved | Must k | Must keep as Logic 0. | | | | | | | | | 6 | Reserved | Must k | Must keep as Logic 1. | | | | | | | | | 5 | Reserved | Must k | Must keep as Logic 1. | | | | | | | | | 4-0 | G4-0 | The he | exadecimal r | on the Rin/R<br>number repre | esents G | to G0 value | | | | | | | | Reg | ister Value | Gain | Re | gister Value | Gain | | | | | | | 0h | | -24 dB | 10h | | +24 dB | | | | | | 1h | | -21 dB | 11h | | +27 dB | | | | | | | | 2h | | -18 dB | 12h | | +30 dB | | | | | | | | | -15 dB | 13h | | +33 dB | | | | | | | 4h | | -12 dB | 14h | | +36 dB | | | | | | | 5h | | -9 dB | 15h | | +39 dB | | | | | | | 6h | | -6 dB | 16h | | +42 dB | | | | | | | 7h | | -3 dB | 17h | | +45 dB | | | | | | | 8h | | 0 dB | 18h | | +48 dB | | | | | | | 9h | | +3 dB | 19h | | Reserve | d | | | | | | Ah | | +6 dB | 1Ah | | Reserve | d | | | | | | Bh | | +9 dB | 1Bh | | Reserve | d | | | | | | Ch | | +12 dB | 1Ch | | Reserve | d | | | | | | Dh | | +15 dB | 1Dh | | Reserve | d | | | | | | Eh | | +18 dB | 1Eh | | Reserve | d | | | | | | Fh | | +21 dB | 1Fh | | Reserve | 1 | | | Register Table 6 - Receive Gain Control Register External Read/Write Address: 32<sub>H</sub> Reset Value: 25<sub>H</sub> 7 6 5 4 3 2 1 0 HG<sub>1</sub> DTGain HG<sub>2</sub> HG<sub>0</sub> --\_ Bit Name Description 7 RESERVED. Must keep as 0. 6 RESERVED. Must keep as 0. 5 RESERVED. Must keep as 1. 4 **DTRGain** This bit controls the gain level at Rout during double talk. When this bit is high 12 dB of attenuation is injected into the Rout path during double talk. When this bit is low the gain pad is disabled. 3 RESERVED. Must keep as 0. 2 RESERVED. Must keep as 1. 1 RESERVED. Must keep as 0. Register Table 7 - Double Talk Gain Control Register 1 (DTGCR1) RESERVED. Must keep as 1. 0 External Read/Write Address: 12H Reset Value: 00<sub>H</sub> 7 6 5 4 3 2 0 1 DTSGain -Bit Name Description 7 RESERVED. Must keep as 0. RESERVED. Must keep as 0. 6 5 RESERVED. Must keep as 0. **DTSGain** This bit controls the gain level at Sout during double talk. When this bit is high 4 12 dB of attenuation is injected into the Sout path during double talk. When this bit is low the gain pad is disabled. 3 RESERVED. Must keep as 0. 2 RESERVED. Must keep as 0. 1 RESERVED. Must keep as 0. 0 RESERVED. Must keep as 0. Register Table 8 - Double Talk Gain Control Register 2 (DTGCR2) | Reset Valu | | | | | | | | | |-------------------|-------------------|---------------------------|-----------------------------------------------------------------|--------|-----------------------|-------------------------------------------|--------|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DTDT <sub>2</sub> | DTDT <sub>1</sub> | DTDT <sub>0</sub> | - | - | - | - | - | | | Bit | Name | | | Desc | ription | | | | | 7 | DTDT <sub>2</sub> | | | | | | | | | 6 | DTDT <sub>1</sub> | DTDT <sub>2</sub> , D | DTDT <sub>2</sub> , DTDT <sub>1</sub> , DTDT <sub>0</sub> Value | | DTDT <sub>2,</sub> DT | TDT <sub>1,</sub> DTDT <sub>0</sub> Value | DTDT | | | 5 | DTDT <sub>0</sub> | 000 | | -12 dB | 100 | | +12 dE | | | | | | 001 | -6 dB | | 101 | +18 dE | | | | | | 010 | 0 dB | | 110 | +24 dE | | | | | | 011 | +6 dB | | 111 | +30 dE | | | | | RESERVED. Must keep as 0. | | | | | | | | 4 | - | | | | | | | | | 3 | - | | ED. Must keep a | s 0. | | | | | | | -<br>-<br>- | RESERV | ED. Must keep a | | | | | | Register Table 9 - Double Talk detection Threshold Register (DTDT) RESERVED. Must keep as 1. 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |-------------------|-------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|--|--|--| | RIPD <sub>7</sub> | RIPD <sub>6</sub> | RIPD <sub>5</sub> | RIPD <sub>4</sub> | RIPD <sub>3</sub> | RIPD <sub>2</sub> | RIPD <sub>1</sub> | RIPD <sub>0</sub> | | | | | Bit | Name | | | De | scription | | | | | | | 7 | RIPD <sub>7</sub> | | These peak detector registers allow the user to monitor the receive in signa | | | | | | | | | 6 | RIPD <sub>6</sub> | | (Rin) peak level at reference point R1 (see Figure 1). The information is in 1 bit 2's complement linear coded format presented in two 8-bit registers. The | | | | | | | | | 5 | RIPD <sub>5</sub> | | | er 2 and the lo | | | 3 | | | | | 4 | RIPD <sub>4</sub> | | | | | | | | | | | 3 | RIPD <sub>3</sub> | | | | | | | | | | | 2 | RIPD <sub>2</sub> | | | | | | | | | | | J | | | | | | | | | | | | 1 | RIPD <sub>1</sub> | | | | | | | | | | Register Table 10 - Receive (Rin) Peak Detect Register 1 (RIPD1) External Read Address: 17<sub>H</sub> Reset Value: 00<sub>H</sub> 7 6 3 2 5 1 0 RIPD<sub>15</sub> RIPD<sub>13</sub> RIPD<sub>12</sub> RIPD<sub>11</sub> RIPD<sub>14</sub> RIPD<sub>10</sub> RIPD<sub>9</sub> RIPD<sub>8</sub> Bit Name Description 7 RIPD<sub>15</sub> These peak detector registers allow the user to monitor the receive in signal (Rin) peak level at reference point R1 (see Figure 1). The information is in 16-RIPD<sub>14</sub> bit 2's complement linear coded format presented in two 8-bit registers. The high byte is in Register 2 and the low byte is in Register 1. 5 RIPD<sub>13</sub> 4 RIPD<sub>12</sub> RIPD<sub>11</sub> 3 2 RIPD<sub>10</sub> RIPD<sub>9</sub> 0 RIPD<sub>8</sub> Register Table 11 - Receive (Rin) Peak Detect Register 2 (RIPD2) External Read Address: 18<sub>H</sub> Reset Value: 00<sub>H</sub> 7 5 4 3 2 1 0 REPD<sub>0</sub> REPD<sub>7</sub> REPD<sub>6</sub> REPD<sub>5</sub> REPD<sub>4</sub> REPD<sub>3</sub> REPD<sub>2</sub> REPD<sub>1</sub> Description Bit Name 7 REPD<sub>7</sub> These peak detector registers allow the user to monitor the error signal peak level at reference point R2 (see Figure 1). The information is in 16-bit 2's 6 REPD<sub>6</sub> complement linear coded format presented in two 8-bit registers. The high 5 REPD<sub>5</sub> byte is in Register 2 and the low byte is in Register 1. 4 REPD<sub>4</sub> 3 REPD<sub>3</sub> 2 REPD<sub>2</sub> 1 REPD<sub>1</sub> $REPD_0$ Register Table 12 - Receive (Rin) ERROR Peak Detect Register 1 (REPD1) External Read Address: 19<sub>H</sub> Reset Value: 00<sub>H</sub> 7 3 5 4 2 1 0 REPD<sub>15</sub> REPD<sub>14</sub> REPD<sub>13</sub> REPD<sub>12</sub> REPD<sub>11</sub> REPD<sub>10</sub> REPD<sub>9</sub> REPD<sub>8</sub> Bit Name **Description** 7 REPD<sub>15</sub> These peak detector registers allow the user to monitor the error signal peak level at reference point R2 (see Figure 1). The information is in 16-bit 2's REPD<sub>14</sub> complement linear coded format presented in two 8-bit registers. The high byte is in Register 2 and the low byte is in Register 1. 5 REPD<sub>13</sub> 4 REPD<sub>12</sub> 3 REPD<sub>11</sub> 2 REPD<sub>10</sub> 1 REPD<sub>9</sub> 0 REPD<sub>8</sub> Register Table 13 - Receive (Rin) ERROR Peak Detect Register 2 (REPD2) External Read Address: 3AH Reset Value: 00<sub>H</sub> 7 6 5 4 3 2 1 0 ROPD<sub>3</sub> ROPD<sub>0</sub> ROPD<sub>7</sub> ROPD<sub>6</sub> ROPD<sub>5</sub> ROPD₄ ROPD<sub>2</sub> ROPD₁ Bit Name **Description** 7 ROPD<sub>7</sub> These peak detector registers allow the user to monitor the receive out signal (Rout) peak level at reference point R3 (see Figure 1). The information is in 6 ROPD<sub>6</sub> 16-bit 2's complement linear coded format presented in two 8-bit registers. The high byte is in Register 2 and the low byte is in Register 1. 5 ROPD<sub>5</sub> 4 ROPD<sub>4</sub> 3 ROPD<sub>3</sub> 2 ROPD<sub>2</sub> 1 ROPD<sub>1</sub> 0 ROPD<sub>0</sub> Register Table 14 - Receive (Rout) Peak Detect Register 1 (ROPD1) External Read Address: 3BH Reset Value: 00<sub>H</sub> 7 6 5 3 2 4 1 0 ROPD<sub>14</sub> ROPD<sub>13</sub> ROPD<sub>12</sub> ROPD<sub>11</sub> ROPD<sub>10</sub> ROPD<sub>9</sub> ROPD<sub>8</sub> ROPD<sub>15</sub> Bit Name **Description** 7 ROPD<sub>15</sub> These peak detector registers allow the user to monitor the receive out signal (Rout) peak level at reference point R3 (see Figure 1). The information is in ROPD<sub>14</sub> 16-bit 2's complement linear coded format presented in two 8-bit registers. The high byte is in Register 2 and the low byte is in Register 1. 5 ROPD<sub>13</sub> 4 ROPD<sub>12</sub> 3 ROPD<sub>11</sub> 2 ROPD<sub>10</sub> 1 ROPD<sub>9</sub> 0 ROPD<sub>8</sub> Register Table 15 - Receive (Rout) Peak Detect Register 2 (ROPD2) External Read Address: 36H Reset Value: 00<sub>H</sub> 7 6 5 4 3 2 1 0 SIPD<sub>0</sub> SIPD<sub>7</sub> SIPD<sub>6</sub> SIPD<sub>5</sub> SIPD₄ SIPD<sub>3</sub> SIPD<sub>2</sub> SIPD<sub>1</sub> Bit Name Description 7 SIPD<sub>7</sub> These peak detector registers allow the user to monitor the receive in signal (Sin) peak level at reference point S1 (see Figure 1). The information is in 16-SIPD<sub>6</sub> 6 bit 2's complement linear coded format presented in two 8-bit registers. The high byte is in Register 2 and the low byte is in Register 1. 5 SIPD<sub>5</sub> 4 SIPD<sub>4</sub> 3 SIPD<sub>3</sub> 2 SIPD<sub>2</sub> 1 SIPD<sub>1</sub> 0 SIPD<sub>0</sub> Register Table 16 - Send (Sin) Peak Detect Register 1 (SIPD1) External Read Address: 37<sub>H</sub> Reset Value: 00<sub>H</sub> 7 6 4 3 2 5 1 0 SIPD<sub>15</sub> SIPD<sub>13</sub> SIPD<sub>12</sub> SIPD<sub>11</sub> SIPD<sub>14</sub> SIPD<sub>10</sub> SIPD<sub>9</sub> SIPD<sub>8</sub> Bit Name **Description** 7 SIPD<sub>15</sub> These peak detector registers allow the user to monitor the receive in signal (Sin) peak level at reference point S1 (see Figure 1). The information is in 16-SIPD<sub>14</sub> bit 2's complement linear coded format presented in two 8-bit registers. The high byte is in Register 2 and the low byte is in Register 1. 5 SIPD<sub>113</sub> 4 SIPD<sub>12</sub> 3 SIPD<sub>11</sub> 2 SIPD<sub>10</sub> 1 SIPD<sub>9</sub> 0 SIPD<sub>8</sub> Register Table 17 - Send (Sin) Peak Detect Register 2 (SIPD2) External Read Address: 38H Reset Value: 00<sub>H</sub> 7 6 5 4 3 2 1 0 SEPD<sub>3</sub> SEPD<sub>0</sub> SEPD<sub>7</sub> SEPD<sub>6</sub> SEPD<sub>5</sub> SEPD₄ SEPD<sub>2</sub> SEPD<sub>1</sub> Bit Name Description 7 SEPD<sub>7</sub> These peak detector registers allow the user to monitor the error signal peak level in the send path at reference point S2 (see Figure 1). The information is SEPD<sub>6</sub> 6 in 16-bit 2's complement linear coded format presented in two 8-bit registers. The high byte is in Register 2 and the low byte is in Register 1. 5 SEPD<sub>5</sub> 4 SEPD<sub>4</sub> 3 SEPD<sub>3</sub> 2 SEPD<sub>2</sub> 1 SEPD<sub>1</sub> 0 SEPD<sub>0</sub> Register Table 18 - Send ERROR Peak Detect Register 1 (SEPD1) External Read Address: 39<sub>H</sub> Reset Value: 00<sub>H</sub> 7 3 2 5 4 1 0 SEPD<sub>15</sub> SEPD<sub>14</sub> SEPD<sub>13</sub> SEPD<sub>12</sub> SEPD<sub>11</sub> SEPD<sub>10</sub> SEPD<sub>9</sub> SEPD<sub>8</sub> Bit Name **Description** 7 SEPD<sub>15</sub> These peak detector registers allow the user to monitor the error signal peak level in the send path at reference point S2 (see Figure 1). The information is SEPD<sub>14</sub> in 16-bit 2's complement linear coded format presented in two 8-bit registers. The high byte is in Register 2 and the low byte is in Register 1. 5 SEPD<sub>13</sub> 4 SEPD<sub>12</sub> 3 SEPD<sub>11</sub> 2 SEPD<sub>10</sub> SEPD<sub>9</sub> 0 SEPD<sub>8</sub> Register Table 19 - Send ERROR Peak Detect Register 2 (SEPD2) External Read Address: 1AH Reset Value: 00<sub>H</sub> 7 6 5 4 3 2 1 0 SOPD<sub>3</sub> SOPD<sub>0</sub> SOPD<sub>7</sub> SOPD<sub>6</sub> SOPD<sub>5</sub> SOPD₄ SOPD<sub>2</sub> SOPD<sub>1</sub> Bit Name Description 7 SOPD<sub>7</sub> These peak detector registers allow the user to monitor the Send out signal (Sout) peak level at reference point S3 (see Figure 1). The information is in SOPD<sub>6</sub> 6 16-bit 2's complement linear coded format presented in two 8-bit registers. The high byte is in Register 2 and the low byte is in Register 1. 5 SOPD<sub>5</sub> 4 SOPD<sub>4</sub> SOPD<sub>3</sub> 3 2 SOPD<sub>2</sub> 1 SOPD<sub>1</sub> 0 SOPD<sub>0</sub> Register Table 20 - Send (Sout) Peak Detect Register 1 (SOPD1) External Read Address: 1BH Reset Value: 00<sub>H</sub> 7 5 3 2 1 0 SOPD<sub>12</sub> SOPD<sub>15</sub> SOPD<sub>14</sub> SOPD<sub>13</sub> SOPD<sub>11</sub> SOPD<sub>10</sub> SOPD<sub>9</sub> SOPD<sub>8</sub> Bit Name Description 7 These peak detector registers allow the user to monitor the Send out signal SOPD<sub>15</sub> (Sout) peak level at reference point S3 (see Figure 1). The information is in SOPD<sub>14</sub> 16-bit 2's complement linear coded format presented in two 8-bit registers. $\mathsf{SOPD}_{13}$ The high byte is in Register 2 and the low byte is in Register 1. 5 SOPD<sub>12</sub> 4 3 SOPD<sub>11</sub> 2 SOPD<sub>10</sub> 1 SOPD<sub>9</sub> 0 SOPD<sub>8</sub> Register Table 21 - Send (Sout) Peak Detect Register 2 (SOPD2) External Read Address: 24<sub>H</sub> Reset Value: 80<sub>H</sub> 7 6 5 4 3 2 1 0 $L_0$ **Description** Bit Name This bit is used in conjunction with Rout Limiter Register 2. (See description 7 $L_0$ below.) **RESERVED** 6 5 4 Register Table 22 - Rout Limiter Register 1 (RL1) 3 2 1 | External Read Address: 25 <sub>H</sub><br>Reset Value: 3E <sub>H</sub> | | | | | | | | | | |------------------------------------------------------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | L <sub>8</sub> | L <sub>7</sub> | L <sub>6</sub> | L <sub>5</sub> | L <sub>4</sub> | L <sub>3</sub> | L <sub>2</sub> | L <sub>1</sub> | | | | <br> | | | | | | | | | | | Bit | Name | Description | |-----|----------------|----------------------------------------------------------------------------------------------| | 7 | L <sub>8</sub> | In conjunction with bit 7 (L <sub>0</sub> ) of the above (RL1) register, this register (RL2) | | 6 | L <sub>7</sub> | allows the user to program the output Limiter threshold value in the Rout path. | | 5 | L <sub>6</sub> | Default value is (07D)h which is equal to 3.14 dBmo Maximum value is (1FF)h = 15 dBmo | | 4 | L <sub>5</sub> | Minimum value is (001)h = -38 dBmo | | 3 | L <sub>4</sub> | | | 2 | L <sub>3</sub> | | | 1 | L <sub>2</sub> | | | 0 | L <sub>1</sub> | | Register Table 23 - Rout Limiter Register 2 (RL2) | External Rea<br>Reset Value: | d Address: 20<br>3D <sub>H</sub> | Э̂Н | | | | | | | |------------------------------|----------------------------------|----------------|----------------|----------------|---|---|---|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | L <sub>4</sub> | L <sub>3</sub> | L <sub>2</sub> | L <sub>1</sub> | L <sub>0</sub> | | | | | | Bit | Name | Description | |-----|----------------|--------------------------------------------------------------------------------| | 7 | L <sub>4</sub> | This register allows the user to program the output Limiter threshold value in | | 6 | L <sub>3</sub> | the Rout path. | | 5 | L <sub>2</sub> | Default value is (1D)h which is equal to 3.14 dBmo | | 4 | L <sub>1</sub> | Maximum value is (1F)h | | 3 | L <sub>0</sub> | | | 2 | - | RESERVED. Must be keep as 1. | | 1 | - | RESERVED. Must be keep as 0. | | 0 | - | RESERVED. Must be keep as 1. | Register Table 24 - Sout Limiter Register (SL) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------|------------------|------------------|---------------|---------------|-----------------|---------------|--------------| | FRC <sub>2</sub> | FRC <sub>1</sub> | FRC <sub>0</sub> | - | - | - | - | - | | Bit | Name | | | De | scription | | | | 7 | FRC <sub>2</sub> | Revision | code of the f | firmware prog | ram currently b | peing run (de | efault=rom=0 | | 6 | FRC <sub>1</sub> | | | | | | | | 5 | $FRC_0$ | | | | | | | | 4 | - | RESERV | ED | | | | | | 3 | - | | | | | | | | 2 | - | | | | | | | | 1 | - | | | | | | | | | | | | | | | | Register Table 25 - Firmware Revision Code Register (FRC) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----------------|---------|--------------|-----------------|----------------|----------------|----------------| | - | - | - | - | C <sub>3</sub> | C <sub>2</sub> | C <sub>1</sub> | C <sub>0</sub> | | Bit | Name | | | De | scription | | | | 7 | - | RESERV | /ED | | | | | | 6 | - | | | | | | | | 5 | - | | | | | | | | 4 | - | | | | | | | | 3 | C <sub>3</sub> | | OMb bit. Whe | en high, device | e executes fro | m RAM. Who | en low, devic | | 2 | C <sub>2</sub> | BOOT bi | - | , puts device i | n bootload m | ode. When Id | ow, bootload | | | | 5=5=5 | /FD 14 / / | | | | | | 1 | C <sub>1</sub> | RESERV | /ED. Must be | e set to zero. | | | | Register Table 26 - Bootload RAM Control Register (BRC) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |------------------|------------------|------------------|------------------------------------------------------------------------------|-----------------------|------------------|------------------|------------------|--|--| | SIG <sub>7</sub> | SIG <sub>6</sub> | SIG <sub>5</sub> | SIG <sub>4</sub> | SIG <sub>3</sub> | SIG <sub>2</sub> | SIG <sub>1</sub> | SIG <sub>0</sub> | | | | Bit | Name | | | De | scription | | | | | | 7 | SIG <sub>7</sub> | | This register provides the signature of the bootloaded data to verify error- | | | | | | | | 6 | SIG <sub>6</sub> | - | nto the devices register is c | e.<br>only accessible | e if BOOT bit | is high (bootle | oad mode | | | | 5 | SIG <sub>5</sub> | enabled) | in the above | BRC register | r. While bootle | oad is disable | | | | | 4 | SIG <sub>4</sub> | value is h | neld constant | at its reset se | eed value of h | -⊦n. | | | | | 3 | SIG <sub>3</sub> | | | | | | | | | | 2 | SIG <sub>2</sub> | | | | | | | | | | 1 | SIG <sub>1</sub> | | | | | | | | | | 0 | SIG <sub>0</sub> | <del> </del> | | | | | | | | Register Table 27 - Bootload RAM Signature Register (SIG) | | Altern. Di | mensions | Control Dimensions | | | |--------|------------|----------|--------------------|-------|--| | Symbol | în înc | hes | in millimetres | | | | | MIN | MAX | MIN | MAX | | | Α | 0.096 | 0.104 | 2.44 | 2.64 | | | Α1 | 0.004 | 0.012 | 0.10 | 0.30 | | | D | 0.598 | 0.612 | 15.20 | 15.54 | | | E1 | 0.291 | 0.299 | 7.40 | 7.60 | | | Е | 0.398 | 0.414 | 10.11 | 10.51 | | | L | 0.016 | 0.050 | 0.40 | 1.27 | | | е | 0.0315 | BSC. | 0.80 BSC. | | | | Ь | 0.011 | 0.020 | 0.28 | 0.51 | | | С | 0.009 | 0.013 | 0.23 | 0.32 | | | θ | 0, | 8. | ٥, | 8° | | | h | 0.010 | 0.030 | 0.25 | 0.75 | | | | | Pin fed | tures | | | | N | | 36 | 3 | | | | NON . | JEDEC STA | NDARD D | RAWING | | | ## Notes: - 1. Dimensioning and tolerancing per ANSI Y14.5M 1982 - 2. The chamfer on the body is optional. If it is not present, a visual index feature, e.g. a dot, must be located at pin 1 position. - 3. Controlling dimensions are in millimeters - 4. D & E1 do not include mould flash or protrusion. But do include mold mismatch. - 5. Dimension E1 does not include inter—lead flash or protrusion. These shall not exceed 0.010" per side. - 6. Dimension b does not include dambar protrusion/intrusion. Allowable dambar protrusion shall be 0.13mm total in excess of b dimension. - 7. Not to Scale | © Zarlink Semiconductor 2004. All rights reserved. | | | | | | | | | | |----------------------------------------------------|---------|--------|---------|---------|--|--|--|--|--| | ISSUE | 1 | 2 | 3 | 4 | | | | | | | ACN | 6741 | 207728 | 212423 | CDCA | | | | | | | DATE | 14MAR95 | 5N0V99 | 22Mar02 | 10Dec04 | | | | | | | APPRD. | | | | | | | | | | | | DD(SSOP),DG(qSOP) | |----------------------------------|-------------------------------------------------------------------------------------| | Previous package codes NP / N,Q | Package Outline for 36 lead<br>SSOP (sometimes defined as<br>QSOP) 7.5mm Body Width | | | GPD0008 | Package Code DD/ssan) DC/ssan) | | Control Di | | | Altern. D | imensions | |--------|------------|--------|-------|---------------|-----------| | Symbol | in millir | metres | | in in | ches | | _ ′ | MIN | MAX | | MIN | MAX | | Α | | 1.20 | | | 0.047 | | A1 | 0.05 | 0.15 | | 0.002 | 0.006 | | A2 | 0.95 | 1.05 | | 0.037 | 0.041 | | D | 9.00 | BSC | | 0.354 | 4 BSC | | D1 | 7.00 | BSC | | 0.276 | 5 BSC | | E | 9.00 | BSC | | 0.354 | 4 BSC | | E1 | 7.00 | BSC | | 0.276 | 5 BSC | | L | 0.45 | 0.75 | | 0.018 | 0.030 | | е | 0.50 | BSC | | 0.020 | ) BSC | | b | 0.17 | 0.27 | | 0.007 | 0.011 | | С | 0.09 | 0.20 | | 0.004 | 0.008 | | | | Pin | feati | ıres | | | N | | | 48 | | | | ND | | | 12 | | | | NE | | | 12 | | | | NOTE | | S | QUAR | <u>.</u><br>E | | Conforms to JEDEC MS-026 ABC Iss. C ## Notes: - 1. Pin 1 indicator may be a corner chamfer, dot or both. - 2. Controlling dimensions are in millimeters. - 3. The top package body size may be smaller than the bottom package body size by a max. of 0.15 mm. - 4. Dimension D1 and E1 do not include mould protusion. - 5. Dimension b does not include dambar protusion. - 6. Coplanarity, measured at seating plane G, to be 0.08 mm max. - 7. Dashed area represents exposed paddle for e-PAD Packages only. - See leadframe drawing for e-Pad dimension. - Metal area of exposed die pad shall be within 0.30mm of nominal pad size. This drawing supersedes 418/ED/51612/002 (Swindon) | © Zarlink Semiconductor 2002 All rights reserved. | | | | | | | | | | |---------------------------------------------------|---------|--------|---------|---------|--|--|--|--|--| | ISSUE | 1 | 2 | 3 | 4 | | | | | | | ACN | 201365 | 207083 | 208007 | 212441 | | | | | | | DATE | 280ct96 | 6Jul99 | 14Dec99 | 25Mar02 | | | | | | | APPRD. | | | | | | | | | | | | Package Code | |------------------------------------|---------------------------------------------------------------------------------| | Previous package codes TP / TH / F | Package Outline for 48 lead<br>TQFP / E-Pad TQFP<br>(7x7x1.0mm) 2.0mm Footprint | | | GPD00249 | ## For more information about all Zarlink products visit our Web Site at www.zarlink.com Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink. This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request. Purchase of Zarlink's I<sub>2</sub>C components conveys a license under the Philips I<sub>2</sub>C Patent rights to use these components in an I<sub>2</sub>C System, provided that the system conforms to the I<sub>2</sub>C Standard Specification as defined by Philips. Zarlink, ZL, the Zarlink Semiconductor logo and the Legerity logo and combinations thereof, VoiceEdge, VoicePort, SLAC, ISLIC, ISLAC and VoicePath are trademarks of Zarlink Semiconductor Inc. TECHNICAL DOCUMENTATION - NOT FOR RESALE