# Phase-Cut Dimmable Primary-Side Regulation LED Driver Controller with Active PFC and Integrated Power MOSFET ## **General Description** The RT7311B consists of a high voltage power MOSFET and a high-performance phase-cut dimmable constant current LED driver. I. It supports high power factor across a wide range of line voltages, and it drives the converter in the Quasi-Resonant (QR) mode to achieve higher efficiency. By using Primary Side Regulation (PSR), RT7311B controls the output current accurately without a shunt regulator and an opto-coupler at the secondary side, reducing the external component count, the cost, and the volume of the driver board. The RT7311B supports phase-cut dimmers, including leading-edge (TRIAC) and trailing-edge dimmers. RT7311B embeds comprehensive protection functions for robust designs, including LED open circuit protection, LED short circuit protection, output diode short-circuit protection, VDD Under-Voltage Lockout (UVLO), VDD Over-Voltage Protection (OVP), Over-Temperature Protection (OTP), and cycle-by-cycle current limitation. #### **Features** - Integrated Power MOSFET - Supporting Phase-Cut Dimmers - Tight LED Current Regulation - No Opto-Coupler and TL431 Required - Power Factor Correction (PFC) - Quasi-Resonant - Maximum/Minimum Switching Frequency Clamping - Maximum/Minimum On-Time Limitation - Wide VDD Range (up to 25V) - Multiple Protection Features : - ▶ LED Open-Circuit Protection - ▶ LED Short-Circuit Protection - **▶** Output Diode Short-Circuit Protection - ▶ VDD Under-Voltage Lockout - ▶ VDD Over-Voltage Protection - **▶** Over-Temperature Protection - **▶** Cycle-by-Cycle Current Limitation ## **Application** Phase-Cut Dimmable LED luminaries ## **Simplified Application Circuit** #### **Flyback Converter** Copyright © 2016 Richtek Technology Corporation. All rights reserved. #### **Tapped-Inductor Buck-Boost Converter** ## **Ordering Information** #### Note: Richtek products are: - ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020. - ▶ Suitable for use in SnPb or Pb-free soldering processes. ## **Marking Information** RT7311BGS : Product Number YMDNN : Date Code ## **Pin Configuration** ## **Functional Pin Description** | Pin No. | Pin Name | Pin Function | | | | |---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | VDD | Supply voltage ( $V_{DD}$ ) input. The controller will be enabled when $V_{DD}$ exceeds $V_{TH\_ON}$ and disabled when $V_{DD}$ is lower than $V_{TH\_OFF}$ . | | | | | 2 | COMP | Compensation node. Output of the internal trans-conductance amplifier. | | | | | 3 | ZCD | Zero current detection input. This pin is used to sense the voltage at auxiliary winding of the transformer. | | | | | 4 | SOURCE | Source terminal of the integrated power MOSFET. | | | | | 5, 6 | DRAIN | Drain terminal of the integrated power MOSFET. | | | | | 7 | NC | No internal connection. | | | | | 8 | GND | Ground of the controller. | | | | DS7311B-00 ## **Functional Block Diagram** ## **Operation** ## Critical-Conduction Mode (CRM) with Constant On-Time Control Figure 1 shows a typical flyback converter with input voltage ( $V_{IN}$ ). When main switch $Q_1$ is turned on with a fixed on-time ( $t_{ON}$ ), the peak current ( $I_{L\_PK}$ ) of the magnetic inductor ( $L_m$ ) can be calculated by the following equation : $$I_{L\_PK} = \frac{V_{IN}}{L_m} \times t_{ON}$$ $$TX1 DOUT$$ $$I_{L\_PK} = V_{IN} \times t_{ON}$$ Figure 1. Typical Flyback Converter If the input voltage is the output voltage of the full-bridge rectifier with sinusoidal input voltage (V<sub>IN\_PK</sub>·sin( $\theta$ )), the inductor peak current (I<sub>L\_PK</sub>) can be expressed as the following equation : $$I_{L\_PK} = \frac{V_{IN\_PK} \times \left| sin(\theta) \right| \times t_{ON}}{L_m}$$ When the converter operates in CRM with constant on-time control, the envelope of the peak inductor current will follow the input voltage waveform with in-phase. Thus, high power factor can be achieved, as shown in Figure 2. Figure 2. Inductor Current of CRM with Constant On-Time Control Copyright © 2016 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation. #### **Primary-Side Constant-Current Regulation** RT7311B needs no shunt regulator and opto-coupler at the secondary side to achieve the output current regulation. Figure 3 shows several key waveforms of a conventional flyback converter in Quasi-Resonant (QR) mode, in which VAUX is the voltage on the auxiliary winding of the transformer. Figure 3. Key Waveforms of a Flyback Converter #### **Voltage Clamping Circuit** RT7311B provides a voltage clamping circuit at ZCD pin since the voltage on the auxiliary winding is negative when the main switch is turned on. The lowest voltage on ZCD pin is clamped near zero to prevent the IC from being damaged by the negative voltage. Meanwhile, the sourcing ZCD current (Izcd SH), flowing through the upper resistor (RzcD1), is sampled and held to be a line-voltage-related signal for propagation delay compensation. RT7311B embeds the programmable propagation delay compensation through CS pin. A sourcing current Ics (equal to Izco shx Kpc) applies a voltage offset (I<sub>CS</sub> x R<sub>PC</sub>) which is proportional to line voltage on CS to compensate the propagation delay effect. Thus, the total power limit or output current can be equal at high and low line voltage. #### **Quasi-Resonant Operation** For improving converter's efficiency, RT7311B detects valleys of the Drain-to-Source voltage (VDS) of main switch and turns it on near the selected valley. For the valley detections, a pulse of the "valley signal" is generated after a 500ns (typ.) delay time which starts at which the voltage (V<sub>ZCD</sub>) on ZCD pin goes down and reaches the voltage threshold (Vzcpt, 0.4V typ.). During the rising of the V<sub>ZCD</sub>, the V<sub>ZCD</sub> must reach the voltage threshold (VzcDA, 0.5V typ.). Otherwise, no pulse of the "valley signal" is generated. Moreover, if the timing when the falling VzcD reaches VzcDT is not later than a mask time (t<sub>MASK</sub>, 2µs typ.) then the valley signal will be masked and regards as no valley, as shown in Figure 4. Figure 4. Valley Signal Generating Method Figure 5 illustrates how valley signal triggers PWM. If no valley signal detected for a long time, the next PWM is triggered by a starter circuit at end of the interval (tstart, 75µs typ.) which starts at the rising edge of the previous PWM signal. A blanking time (t<sub>S(MIN)</sub>, 8.5μs typ.), which starts at the rising edge of the previous PWM signal, limits minimum switching period. When the ts(MIN) interval is on-going, all of valley signals are not allowed to trigger the next PWM signal. After the end of the ts(MIN) interval, the coming valley will trigger the next PWM signal. If one or more valley signals are detected during the ts(MIN) interval and no valley is detected after the end of the t<sub>S(MIN)</sub> interval, the next PWM signal will be triggered automatically at end of the $ts(MIN) + 5\mu s$ (typ.). www.richtek.com Figure 5. PWM Triggered Method #### **Protections** #### **LED Open-Circuit Protection** In an event of output open circuit, the converter will be shut down to prevent being damaged. Once the LED is open-circuit, the output voltage and Vzcp will rise. When the sample-and-hold ZCD voltage (VzcD sH) exceeds its OV threshold (Vzcp\_ovp, 3.1V typ.), output OVP will be activated and the internal power MOSFET will be turned off. #### **LED Short-Circuit Protection** LED short-circuit protection can be achieved cycle-by-cycle current limitation, and it will auto-restarted when the output is recovered. #### **Output Diode Short-Circuit Protection** When the output diode is damaged as short-circuit, the transformer will be led to magnetic saturation and the main switch will suffer from a high current stress. To avoid the above situation, an output diode short-circuit protection is built-in. When SOURCE voltage exceeds the threshold (V<sub>CS SD</sub>, 1.5V typ.) of the output diode short-circuit protection, RT7311B will shut down in few cycles to prevent the converter from damage. ## VDD Under-Voltage Lockout (UVLO) and **Over-Voltage Protection (VDD OVP)** RT7311B will be enabled when VDD voltage (VDD) exceeds rising UVLO threshold (V<sub>TH ON</sub>, 16V typ.) and disabled when VDD is lower than falling UVLO threshold (V<sub>TH OFF</sub>, 9V typ.). When V<sub>DD</sub> exceeds its over-voltage threshold (V<sub>OVP</sub>, 27V typ.), the internal power MOSFET will be turned off. It will be auto-restarted when the V<sub>DD</sub> is recovered to a normal level. #### **Over-Temperature Protection (OTP)** The RT7311B provides an internal OTP function to protect the controller itself from suffering thermal stress and permanent damage. It is not suggested to use the function as precise control of over temperature. Once the junction temperature is higher than the OTP threshold (TSD, 150°C typ.), the controller will shut down until the temperature cools down by 30°C (typ.). | Absolute Maximum Ratings (Note 1) | | |-----------------------------------------------------------------------------|----------------| | DRAIN to SOURCE Voltage, V <sub>DS</sub> | -0.3V to 620V | | VDD Supply Voltage, V <sub>DD</sub> | -0.3V to 30V | | SOURCE, ZCD, COMP to GND Voltage | -0.3V to 6V | | <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> | | | SOP-8 | 2.107W | | Package Thermal Resistance (Note 2) | | | SOP-8, θJA | 47.45°C/W | | Junction Temperature | 150°C | | Lead Temperature (Soldering, 10 sec.) | 260°C | | Storage Temperature Range | -65°C to 150°C | | ESD Susceptibility (Note 3) | | | Human Body Model | 2kV | | Recommended Operating Conditions (Note 4) | | | Supply Input Voltage, V <sub>DD</sub> | 12V to 25V | | COMP Voltage, V <sub>COMP</sub> | 0.7V to 4.3V | | Junction Temperature Range | -40°C to 125°C | ## **Electrical Characteristics** (V<sub>DD</sub> = 15V, T<sub>A</sub> = 25°C, unless otherwise specification) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | | |-----------------------------------------------|----------------------|----------------------------|-------|------|-------|------|--| | VDD Supply Current and Protections Section | | | | | | | | | VDD OVP Threshold Voltage | Vovp | | 25.5 | 27 | 28.5 | V | | | VDD OVP De-Bounce Time | | (Note 5) | | 10 | | μS | | | Rising UVLO Threshold Voltage | VTH_ON | | 15 | 16 | 17 | V | | | Falling UVLO Threshold Voltage | VTH_OFF | | 8 | 9 | 10 | V | | | Operating Supply Current | I <sub>DD_OP</sub> | Izcd = 0 | | | 3.5 | mA | | | Start-Up Current | | $V_{DD} = V_{TH\_ON} - 1V$ | | | 50 | μΑ | | | ZCD Section | | | | | | | | | Lower Clamp Voltage | | $I_{ZCD} = 0$ to $-2.5$ mA | | 0 | 0.3 | V | | | ZCD OVP Threshold Voltage | V <sub>ZCD_OVP</sub> | At the knee point (Note 5) | 2.8 | 3.1 | 3.4 | V | | | Constant Current Control Section | | | | | | | | | Regulated Factor for Constant-Current Control | K <sub>CC</sub> | | 0.245 | 0.25 | 0.255 | V | | | Maximum COMP Voltage | | I <sub>COMP</sub> < 30μA | 4.5 | | | V | | | Maximum COMP Sourcing Current | I <sub>COMP(MAX)</sub> | V <sub>COMP</sub> < 3.5V | | 62.5 | | μА | | |------------------------------------------------------|------------------------|-------------------------------------------------------------|-----|------|------|-------|--| | Timing Control Section | | | | | | | | | Voltage Ramp Slope of the Ramp Generator Output | S <sub>ramp</sub> | | 210 | 270 | 330 | mV/μs | | | Maximum On-Time | ton(MAX) | | | 65 | | μS | | | Duration of Starter | tstart | At no valley detected | | 75 | | μS | | | Current Sense Section | | | | | | | | | SOURCE Voltage Threshold for Peak Current Limitation | V <sub>CS_CL</sub> | I <sub>ZCD</sub> = 0, V <sub>SOURCE</sub> = V <sub>CS</sub> | 0.8 | 0.96 | 1.13 | V | | | Propagation Delay<br>Compensation Factor | K <sub>PC</sub> | I <sub>ZCD</sub> = -150μA | | 0.02 | | A/A | | | Over-Temperature Protection Section | | | | | | | | | Over-Temperature Threshold | T <sub>SD</sub> | (Note 5) | | 150 | | °C | | | Over-Temperature Threshold Hysteresis | T <sub>SD_HYS</sub> | (Note 5) | | 30 | | °C | | | Power MOSFET Section | | | | | | | | | Drain-to-Source Leakage<br>Current | I <sub>DSS</sub> | V <sub>DS</sub> = 620V, VDD = 0V | | | 10 | μА | | | Static Drain-Source<br>On-Resistance | R <sub>DS(ON)</sub> | I <sub>D</sub> = 100mA | | 4.8 | | Ω | | - Note 1. Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability. - Note 2. $\theta_{JA}$ is measured under natural convection (still air) at $T_A = 25^{\circ}C$ with the component mounted on a low effective-thermal-conductivity single-layer test board on a JEDEC 51-3 thermal measurement standard. Test condition: Device mounted on 2" x 2" FR-4 substrate PCB, 2oz copper, with minimum recommended pad on top layer and thermal vias to bottom layer ground plane. - Note 3. Devices are ESD sensitive. Handling precaution recommended. - Note 4. The device is not guaranteed to function outside its operating conditions. - Note 5. Guaranteed by Design. DS7311B-00 October 2016 ## **Typical Application Circuit** ### **Flyback Application Circuit** #### **Tapped-Inductor Buck-Boost Application Circuit** www.richtek.com ## **Typical Operating Characteristics** Copyright © 2016 Richtek Technology Corporation. All rights reserved. DS7311B-00 October 2016 www.richtek.com ## **Application Information** #### **Output Current Setting** Considering the conversion efficiency, the programmed DC level of the average output current ( $I_{OUT}(t)$ ) can be derived as: $$I_{OUT\_CC} = \frac{1}{2} \times \frac{N_P}{N_S} \times \frac{K_{CC}}{R_{CS}} \times CTR_{TX1}$$ $$CTR_{TX1} = \frac{I_{SEC\_PK}}{I_{PRI\_PK}} \times \frac{N_S}{N_P},$$ in which $CTR_{TX1}$ is the current transfer ratio of the transformer TX1, $I_{SEC\_PK}$ is the peak current of the secondary side, and $I_{PRI\_PK}$ is the peak current of the primary side. $CTR_{TX1}$ can be estimated to be 0.9. According to the above parameters, current sense resistor $R_{\text{CS}}$ can be determined as the following equation : $$RCS = \frac{1}{2} \times \frac{NP}{NS} \times \frac{K_{CC}}{I_{OUT} CC} \times CTR_{TX1}$$ #### **Propagation Delay Compensation Design** The $V_{CS}$ deviation ( $\Delta V_{CS}$ ) caused by propagation delay effect can be derived as: $$\Delta V_{CS} = \frac{V_{IN} \cdot t_d \cdot R_{CS}}{L_m} \; , \label{eq:deltaVCS}$$ in which $t_d$ is the delay period which includes the propagation delay of RT7311B. The compensation current (I<sub>PC</sub>) can be expressed as: $$I_{PC} = K_{PC} \cdot V_{IN} \cdot \frac{N_A}{N_P} \cdot \frac{1}{R_{ZCD1}}$$ where NA is the turns number of auxiliary winding. The typical value of $R_{PC}$ is $3k\Omega$ , and $R_{ZCD1}$ can be designed by : $$R_{PC} = \frac{\Delta V_{CS}}{I_{PC}} = \frac{t_d \cdot R_{CS} \cdot R_{ZCD1}}{L_m \cdot K_{PC}} \cdot \frac{N_P}{N_A}$$ #### **Minimum On-Time Setting** RT7311B limits a minimum on-time ( $t_{ON(MIN)}$ ) for each switching cycle. The $t_{ON(MIN)}$ is a function of the sample-and-hold ZCD current ( $l_{ZCD\_SH}$ ) as following: $t_{ON(MIN)} \cdot l_{ZCD\_SH} = 405p \cdot sec \cdot A \text{ (typ.)}$ $$I_{ZCD\_SH} = \frac{V_{IN} \cdot N_A}{R_{ZCD1} \cdot N_P}$$ Thus, RzcD1 can be determined by: $$R_{ZCD1} = \frac{t_{ON(MIN)} \cdot V_{IN}}{405p} \cdot \frac{N_A}{N_P} \quad (typ.)$$ In addition, the current flowing out of ZCD pin must be lower than 2.5mA (typ.). Thus, the $R_{ZCD1}$ is also determined by: $$R_{ZCD1} > \frac{\sqrt{2} \cdot V_{AC(MAX)}}{2.5m} \cdot \frac{N_A}{N_P}$$ where the V<sub>AC(MAX)</sub> is maximum input AC voltage. #### **Output Over-Voltage Protection Setting** Output OVP is achieved by sensing the knee voltage on the auxiliary winging. It is recommended that output OV level ( $V_{O_{OVP}}$ ) is set at 120% of nominal output voltage ( $V_{O}$ ). Thus, $R_{ZCD1}$ and $R_{ZCD2}$ can be determined by the equation as : $$V_O \cdot \frac{N_A}{N_S} \cdot \frac{R_{ZCD2}}{R_{ZCD1} + R_{ZCD2}} \cdot 120\% = 3.1V$$ (typ.) #### **Thermal Considerations** The junction temperature should never exceed the absolute maximum junction temperature $T_{J(MAX)}$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula: $$P_{D(MAX)} = (T_{J(MAX)} - T_{A}) / \theta_{JA}$$ Where $T_{J(MAX)}$ is the maximum junction temperature, $T_A$ is the ambient temperature, and $\theta_{JA}$ is the junction-to-ambient thermal resistance. For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-ambient thermal resistance, $\theta_{JA}$ , is low package dependent. For a SOP-8 package, the thermal resistance, $\theta_{JA}$ , is ed. RICHTEK is a registered trademark of Richtek Technology Corporation. 47.45°C/W on а standard JEDEC 51-3 low effective-thermal-conductivity single-layer test board. The maximum power dissipation at $T_A = 25$ °C can be calculated as below: $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (47.45^{\circ}C/W) = 2.107W$ for a SOP-8 package The maximum power dissipation depends on the operating ambient temperature for the fixed T<sub>J(MAX)</sub> and the thermal resistance, $\theta_{JA}$ . The derating curve in Figure 6 allows the designer to see the effect of rising ambient temperature on the maximum dissipation. Figure 6. Derating Curve of Maximum Power Dissipation #### **Layout Considerations** A proper PCB layout can abate unknown noise interference and EMI issue in the switching power supply. Please refer to the guidelines when designing a PCB layout for switching power supply: - ► The current path (1) from input capacitor, transformer, MOSFET, Rcs return to input capacitor is a high frequency current loop. It must be as short as possible to decrease noise coupling and kept a space to other low voltage traces, such as IC control circuit paths, especially. - ▶ The path (2) for the RCD snubber circuit is a high switching loop. Keep it as small as possible. - ▶ It is good for reducing noise, output ripple and EMI issue to separate ground traces of input capacitor (a). current sense resistor(b), auxiliary winding(c) and IC control circuit(d). Finally, connect them together on input capacitor ground (a). The areas of these ground traces should be kept large. - ▶ Placing bypass capacitors for abating noise on IC is highly recommended. The capacitors C<sub>COMP</sub> and Czcd should be placed as close to controller as possible. - ▶ To minimize parasitic trace inductance and EMI. minimize the area of the loop connecting the secondary winding, the output diode, and the output filter capacitor. In addition, apply sufficient copper area at the anode and cathode terminal of the diode for heat-sinking. It is recommended to apply a larger area at the quiet cathode terminal. A large anode area will induce high-frequency radiated EMI. Figure 7. PCB Layout Guide Copyright © 2016 Richtek Technology Corporation. All rights reserved. #### **Outline Dimension** | Symbol | Dimensions I | n Millimeters | Dimensions In Inches | | | |---------------------|--------------|---------------|----------------------|-------|--| | <b>O</b> J <b>O</b> | Min | Max | Min | Max | | | А | 4.801 | 5.004 | 0.189 | 0.197 | | | В | 3.810 | 3.988 | 0.150 | 0.157 | | | С | 1.346 | 1.753 | 0.053 | 0.069 | | | D | 0.330 | 0.508 | 0.013 | 0.020 | | | F | 1.194 | 1.346 | 0.047 | 0.053 | | | Н | 0.170 | 0.254 | 0.007 | 0.010 | | | I | 0.050 | 0.254 | 0.002 | 0.010 | | | J | 5.791 | 6.200 | 0.228 | 0.244 | | | М | 0.400 | 1.270 | 0.016 | 0.050 | | 8-Lead SOP Plastic Package ### **Richtek Technology Corporation** 14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries. Copyright © 2016 Richtek Technology Corporation. All rights reserved.